circuitpython/ports/stm32/boards/stm32wl55_af.csv
Damien George e0a0719416 stm32: Add initial support for STM32WL MCUs.
Signed-off-by: Damien George <damien@micropython.org>
2022-02-04 09:43:43 +11:00

3.6 KiB

1PortAF0AF1AF2AF3AF4AF5AF6AF7AF8AF9AF10AF11AF12AF13AF14AF15
2SYS_AFTIM1/TIM2/LPTIM1TIM1/TIM2SPI2S2/TIM1/LPTIM3I2C1/I2C2/I2C3SPI1/SPI2S2RFUSART1/USART2LPUART1COMP1/COMP2/TIM1DEBUGTIM2/TIM16/TIM17/LPTIM2EVENOUTADC
3PortAPA0TIM2_CH1I2C3_SMBAI2S_CKINUSART2_CTSCOMP1_OUTDEBUG_PWR_REGLP1STIM2_ETREVENTOUTADC123_IN0
4PortAPA1TIM2_CH2LPTIM3_OUTI2C1_SMBASPI1_SCKUSART2_RTSLPUART1_RTSDEBUG_PWR_REGLP2SEVENTOUTADC123_IN1
5PortAPA2LSCOTIM2_CH3USART2_TXLPUART1_TXCOMP2_OUTDEBUG_PWR_LDORDYEVENTOUTADC123_IN2
6PortAPA3TIM2_CH4I2S2_MCKUSART2_RXLPUART1_RXEVENTOUTADC123_IN3
7PortAPA4RTC_OUT2LPTIM1_OUTSPI1_NSSUSART2_CKDEBUG_SUBGHZSPI_NSSOUTLPTIM2_OUTEVENTOUTADC12_IN4
8PortAPA5TIM2_CH1TIM2_ETRSPI2_MISOSPI1_SCKDEBUG_SUBGHZSPI_SCKOUTLPTIM2_ETREVENTOUTADC12_IN5
9PortAPA6TIM1_BKINI2C2_SMBASPI1_MISOLPUART1_CTSTIM1_BKINDEBUG_SUBGHZSPI_MISOOUTTIM16_CH1EVENTOUTADC12_IN6
10PortAPA7TIM1_CH1NI2C3_SCLSPI1_MOSICOMP2_OUTDEBUG_SUBGHZSPI_MOSIOUTTIM17_CH1EVENTOUTADC12_IN7
11PortAPA8MCOTIM1_CH1SPI2_SCK/I2S2_CKUSART1_CKLPTIM2_OUTEVENTOUT
12PortAPA9TIM1_CH2SPI2_NSS/I2S2_WSI2C1_SCLSPI2_SCK/I2S2_CKUSART1_TXEVENTOUT
13PortAPA10RTC_REFINTIM1_CH3I2C1_SDASPI2_MOSI/I2S2_SDUSART1_RXDEBUG_RF_HSE32RDYTIM17_BKINEVENTOUT
14PortAPA11TIM1_CH4TIM1_BKIN2LPTIM3_ETRI2C2_SDASPI1_MISOUSART1_CTSTIM1_BKIN2DEBUG_RF_NRESETEVENTOUT
15PortAPA12TIM1_ETRLPTIM3_IN1I2C2_SCLSPI1_MOSIRF_BUSYUSART1_RTSEVENTOUT
16PortAPA13JTMS/SWDIOI2C2_SMBAIR_OUTEVENTOUT
17PortAPA14JTCK/SWCLKLPTIM1_OUTI2C1_SMBAEVENTOUT
18PortAPA15JTDITIM2_CH1TIM2_ETRI2C2_SDASPI1_NSSEVENTOUT
19PortBPB0COMP1_OUTEVENTOUTADC12_IN8
20PortBPB1LPUART1_RTS_DELPTIM2_IN1EVENTOUTADC12_IN9
21PortBPB2LPTIM1_OUTI2C3_SMBASPI1_NSSDEBUG_RF_SMPSRDYEVENTOUT
22PortBPB3JTDO/TRACESWOTIM2_CH2SPI1_SCKRF_IRQ0USART1_RTSDEBUG_RF_DTB1EVENTOUT
23PortBPB4NJTRSTI2C3_SDASPI1_MISOUSART1_CTSDEBUG_RF_LDORDYTIM17_BKINEVENTOUT
24PortBPB5LPTIM1_IN1I2C1_SMBASPI1_MOSIRF_IRQ1USART1_CKCOMP2_OUTTIM16_BKINEVENTOUT
25PortBPB6LPTIM1_ETRI2C1_SCLUSART1_TXTIM16_CH1NEVENTOUT
26PortBPB7LPTIM1_IN2TIM1_BKINI2C1_SDAUSART1_RXTIM17_CH1NEVENTOUT
27PortBPB8TIM1_CH2NI2C1_SCLRF_IRQ2TIM16_CH1EVENTOUT
28PortBPB9TIM1_CH3NI2C1_SDASPI2_NSS/I2S2_WSIR_OUTTIM17_CH1EVENTOUT
29PortBPB10TIM2_CH3I2C3_SCLSPI2_SCK/I2S2_CKLPUART1_RXCOMP1_OUTEVENTOUT
30PortBPB11TIM2_CH4I2C3_SDALPUART1_TXCOMP2_OUTEVENTOUT
31PortBPB12TIM1_BKINTIM1_BKINI2C3_SMBASPI2_NSS/I2S2_WSLPUART1_RTSEVENTOUT
32PortBPB13TIM1_CH1NI2C3_SCLSPI2_SCK/I2S2_CKLPUART1_CTSEVENTOUT
33PortBPB14TIM1_CH2NI2S2_MCKI2C3_SDASPI2_MISOEVENTOUT
34PortBPB15TIM1_CH3NI2C2_SCLSPI2_MOSI/I2S2_SDEVENTOUT
35PortCPC0LPTIM1_IN1I2C3_SCLLPUART1_RXLPTIM2_IN1EVENTOUTADC123_IN10
36PortCPC1LPTIM1_OUTSPI2_MOSI/I2S2_SDI2C3_SDALPUART1_TXEVENTOUTADC123_IN11
37PortCPC2LPTIM1_IN2SPI2_MISOEVENTOUTADC123_IN12
38PortCPC3LPTIM1_ETRSPI2_MOSI/I2S2_SDLPTIM2_ETREVENTOUTADC123_IN13
39PortCPC4EVENTOUTADC12_IN14
40PortCPC5EVENTOUTADC12_IN15
41PortCPC6I2S2_MCKEVENTOUT
42PortCPC13EVENTOUT
43PortCPC14EVENTOUT
44PortCPC15EVENTOUT
45PortHPH3EVENTOUT