2014-05-03 18:27:38 -04:00
|
|
|
/*
|
2017-06-30 03:22:17 -04:00
|
|
|
* This file is part of the MicroPython project, http://micropython.org/
|
2014-05-03 18:27:38 -04:00
|
|
|
*
|
|
|
|
* The MIT License (MIT)
|
|
|
|
*
|
|
|
|
* Copyright (c) 2013, 2014 Damien P. George
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
|
|
* AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
2013-10-04 14:53:11 -04:00
|
|
|
#include <stdio.h>
|
|
|
|
#include <assert.h>
|
|
|
|
#include <string.h>
|
|
|
|
|
2015-01-01 15:27:54 -05:00
|
|
|
#include "py/mpconfig.h"
|
2013-10-04 14:53:11 -04:00
|
|
|
|
2014-01-04 08:55:24 -05:00
|
|
|
// wrapper around everything in this file
|
|
|
|
#if MICROPY_EMIT_THUMB || MICROPY_EMIT_INLINE_THUMB
|
|
|
|
|
2017-08-22 21:32:27 -04:00
|
|
|
#include "py/mphal.h"
|
2015-01-01 15:27:54 -05:00
|
|
|
#include "py/asmthumb.h"
|
|
|
|
|
2013-10-04 14:53:11 -04:00
|
|
|
#define UNSIGNED_FIT8(x) (((x) & 0xffffff00) == 0)
|
|
|
|
#define UNSIGNED_FIT16(x) (((x) & 0xffff0000) == 0)
|
|
|
|
#define SIGNED_FIT8(x) (((x) & 0xffffff80) == 0) || (((x) & 0xffffff80) == 0xffffff80)
|
|
|
|
#define SIGNED_FIT9(x) (((x) & 0xffffff00) == 0) || (((x) & 0xffffff00) == 0xffffff00)
|
|
|
|
#define SIGNED_FIT12(x) (((x) & 0xfffff800) == 0) || (((x) & 0xfffff800) == 0xfffff800)
|
2015-02-16 13:17:07 -05:00
|
|
|
#define SIGNED_FIT23(x) (((x) & 0xffc00000) == 0) || (((x) & 0xffc00000) == 0xffc00000)
|
2013-10-04 14:53:11 -04:00
|
|
|
|
2016-11-27 17:24:50 -05:00
|
|
|
static inline byte *asm_thumb_get_cur_to_write_bytes(asm_thumb_t *as, int n) {
|
|
|
|
return mp_asm_base_get_cur_to_write_bytes(&as->base, n);
|
2015-01-13 19:38:33 -05:00
|
|
|
}
|
2013-10-04 14:53:11 -04:00
|
|
|
|
2015-01-13 19:38:33 -05:00
|
|
|
void asm_thumb_end_pass(asm_thumb_t *as) {
|
2015-11-09 09:11:21 -05:00
|
|
|
(void)as;
|
2015-01-13 19:38:33 -05:00
|
|
|
// could check labels are resolved...
|
2016-09-07 18:02:17 -04:00
|
|
|
|
|
|
|
#if defined(MCU_SERIES_F7)
|
2016-11-27 17:24:50 -05:00
|
|
|
if (as->base.pass == MP_ASM_PASS_EMIT) {
|
2017-05-29 03:08:14 -04:00
|
|
|
// flush D-cache, so the code emitted is stored in memory
|
2017-08-22 21:32:27 -04:00
|
|
|
MP_HAL_CLEAN_DCACHE(as->base.code_base, as->base.code_size);
|
2016-09-07 18:02:17 -04:00
|
|
|
// invalidate I-cache
|
|
|
|
SCB_InvalidateICache();
|
|
|
|
}
|
|
|
|
#endif
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2014-02-12 11:31:30 -05:00
|
|
|
STATIC void asm_thumb_write_byte_1(asm_thumb_t *as, byte b1) {
|
2013-10-04 14:53:11 -04:00
|
|
|
byte *c = asm_thumb_get_cur_to_write_bytes(as, 1);
|
|
|
|
c[0] = b1;
|
|
|
|
}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
#define IMM32_L0(x) ((x) & 0xff)
|
|
|
|
#define IMM32_L1(x) (((x) >> 8) & 0xff)
|
|
|
|
#define IMM32_L2(x) (((x) >> 16) & 0xff)
|
|
|
|
#define IMM32_L3(x) (((x) >> 24) & 0xff)
|
|
|
|
|
2014-02-12 11:31:30 -05:00
|
|
|
STATIC void asm_thumb_write_word32(asm_thumb_t *as, int w32) {
|
2013-10-04 14:53:11 -04:00
|
|
|
byte *c = asm_thumb_get_cur_to_write_bytes(as, 4);
|
|
|
|
c[0] = IMM32_L0(w32);
|
|
|
|
c[1] = IMM32_L1(w32);
|
|
|
|
c[2] = IMM32_L2(w32);
|
|
|
|
c[3] = IMM32_L3(w32);
|
|
|
|
}
|
|
|
|
*/
|
|
|
|
|
|
|
|
// rlolist is a bit map indicating desired lo-registers
|
|
|
|
#define OP_PUSH_RLIST(rlolist) (0xb400 | (rlolist))
|
|
|
|
#define OP_PUSH_RLIST_LR(rlolist) (0xb400 | 0x0100 | (rlolist))
|
|
|
|
#define OP_POP_RLIST(rlolist) (0xbc00 | (rlolist))
|
|
|
|
#define OP_POP_RLIST_PC(rlolist) (0xbc00 | 0x0100 | (rlolist))
|
|
|
|
|
|
|
|
#define OP_ADD_SP(num_words) (0xb000 | (num_words))
|
|
|
|
#define OP_SUB_SP(num_words) (0xb080 | (num_words))
|
|
|
|
|
2014-05-07 18:27:45 -04:00
|
|
|
// locals:
|
|
|
|
// - stored on the stack in ascending order
|
2014-09-29 05:05:32 -04:00
|
|
|
// - numbered 0 through num_locals-1
|
2014-05-07 18:27:45 -04:00
|
|
|
// - SP points to first local
|
|
|
|
//
|
|
|
|
// | SP
|
|
|
|
// v
|
|
|
|
// l0 l1 l2 ... l(n-1)
|
|
|
|
// ^ ^
|
|
|
|
// | low address | high address in RAM
|
|
|
|
|
2013-10-04 14:53:11 -04:00
|
|
|
void asm_thumb_entry(asm_thumb_t *as, int num_locals) {
|
2018-02-24 07:10:20 -05:00
|
|
|
assert(num_locals >= 0);
|
|
|
|
|
2014-05-07 18:27:45 -04:00
|
|
|
// work out what to push and how many extra spaces to reserve on stack
|
2013-10-04 14:53:11 -04:00
|
|
|
// so that we have enough for all locals and it's aligned an 8-byte boundary
|
2014-05-07 18:27:45 -04:00
|
|
|
// we push extra regs (r1, r2, r3) to help do the stack adjustment
|
|
|
|
// we probably should just always subtract from sp, since this would be more efficient
|
|
|
|
// for push rlist, lowest numbered register at the lowest address
|
2013-10-04 14:53:11 -04:00
|
|
|
uint reglist;
|
|
|
|
uint stack_adjust;
|
2014-05-07 18:27:45 -04:00
|
|
|
// don't pop r0 because it's used for return value
|
2013-10-04 14:53:11 -04:00
|
|
|
switch (num_locals) {
|
|
|
|
case 0:
|
|
|
|
reglist = 0xf2;
|
|
|
|
stack_adjust = 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
reglist = 0xf2;
|
|
|
|
stack_adjust = 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 2:
|
|
|
|
reglist = 0xfe;
|
|
|
|
stack_adjust = 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 3:
|
|
|
|
reglist = 0xfe;
|
|
|
|
stack_adjust = 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
reglist = 0xfe;
|
|
|
|
stack_adjust = ((num_locals - 3) + 1) & (~1);
|
|
|
|
break;
|
|
|
|
}
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_PUSH_RLIST_LR(reglist));
|
2013-10-04 14:53:11 -04:00
|
|
|
if (stack_adjust > 0) {
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_SUB_SP(stack_adjust));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
as->push_reglist = reglist;
|
|
|
|
as->stack_adjust = stack_adjust;
|
|
|
|
}
|
|
|
|
|
|
|
|
void asm_thumb_exit(asm_thumb_t *as) {
|
|
|
|
if (as->stack_adjust > 0) {
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_ADD_SP(as->stack_adjust));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_POP_RLIST_PC(as->push_reglist));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
|
2014-09-29 05:05:32 -04:00
|
|
|
STATIC mp_uint_t get_label_dest(asm_thumb_t *as, uint label) {
|
2016-11-27 17:24:50 -05:00
|
|
|
assert(label < as->base.max_num_labels);
|
|
|
|
return as->base.label_offsets[label];
|
2013-10-05 13:41:24 -04:00
|
|
|
}
|
|
|
|
|
2014-04-18 11:56:54 -04:00
|
|
|
void asm_thumb_op16(asm_thumb_t *as, uint op) {
|
|
|
|
byte *c = asm_thumb_get_cur_to_write_bytes(as, 2);
|
2016-12-09 06:50:58 -05:00
|
|
|
if (c != NULL) {
|
|
|
|
// little endian
|
|
|
|
c[0] = op;
|
|
|
|
c[1] = op >> 8;
|
|
|
|
}
|
2014-04-18 11:56:54 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
void asm_thumb_op32(asm_thumb_t *as, uint op1, uint op2) {
|
|
|
|
byte *c = asm_thumb_get_cur_to_write_bytes(as, 4);
|
2016-12-09 06:50:58 -05:00
|
|
|
if (c != NULL) {
|
|
|
|
// little endian, op1 then op2
|
|
|
|
c[0] = op1;
|
|
|
|
c[1] = op1 >> 8;
|
|
|
|
c[2] = op2;
|
|
|
|
c[3] = op2 >> 8;
|
|
|
|
}
|
2014-04-18 11:56:54 -04:00
|
|
|
}
|
|
|
|
|
2014-04-12 19:30:32 -04:00
|
|
|
#define OP_FORMAT_4(op, rlo_dest, rlo_src) ((op) | ((rlo_src) << 3) | (rlo_dest))
|
|
|
|
|
|
|
|
void asm_thumb_format_4(asm_thumb_t *as, uint op, uint rlo_dest, uint rlo_src) {
|
2014-09-29 11:25:04 -04:00
|
|
|
assert(rlo_dest < ASM_THUMB_REG_R8);
|
|
|
|
assert(rlo_src < ASM_THUMB_REG_R8);
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_FORMAT_4(op, rlo_dest, rlo_src));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
void asm_thumb_mov_reg_reg(asm_thumb_t *as, uint reg_dest, uint reg_src) {
|
|
|
|
uint op_lo;
|
|
|
|
if (reg_src < 8) {
|
|
|
|
op_lo = reg_src << 3;
|
|
|
|
} else {
|
|
|
|
op_lo = 0x40 | ((reg_src - 8) << 3);
|
|
|
|
}
|
|
|
|
if (reg_dest < 8) {
|
|
|
|
op_lo |= reg_dest;
|
|
|
|
} else {
|
|
|
|
op_lo |= 0x80 | (reg_dest - 8);
|
|
|
|
}
|
2013-10-05 18:17:28 -04:00
|
|
|
// mov reg_dest, reg_src
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, 0x4600 | op_lo);
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
|
2014-04-12 19:30:32 -04:00
|
|
|
// if loading lo half with movw, the i16 value will be zero extended into the r32 register!
|
2015-02-24 11:32:52 -05:00
|
|
|
void asm_thumb_mov_reg_i16(asm_thumb_t *as, uint mov_op, uint reg_dest, int i16_src) {
|
2014-09-29 11:25:04 -04:00
|
|
|
assert(reg_dest < ASM_THUMB_REG_R15);
|
2014-04-12 19:30:32 -04:00
|
|
|
// mov[wt] reg_dest, #i16_src
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op32(as, mov_op | ((i16_src >> 1) & 0x0400) | ((i16_src >> 12) & 0xf), ((i16_src << 4) & 0x7000) | (reg_dest << 8) | (i16_src & 0xff));
|
2013-10-05 18:17:28 -04:00
|
|
|
}
|
|
|
|
|
2013-10-05 19:36:05 -04:00
|
|
|
#define OP_B_N(byte_offset) (0xe000 | (((byte_offset) >> 1) & 0x07ff))
|
|
|
|
|
2015-02-25 10:45:55 -05:00
|
|
|
bool asm_thumb_b_n_label(asm_thumb_t *as, uint label) {
|
2014-09-29 05:05:32 -04:00
|
|
|
mp_uint_t dest = get_label_dest(as, label);
|
2016-11-27 17:24:50 -05:00
|
|
|
mp_int_t rel = dest - as->base.code_offset;
|
2013-10-05 19:36:05 -04:00
|
|
|
rel -= 4; // account for instruction prefetch, PC is 4 bytes ahead of this instruction
|
2015-03-02 12:51:32 -05:00
|
|
|
asm_thumb_op16(as, OP_B_N(rel));
|
2016-11-27 17:24:50 -05:00
|
|
|
return as->base.pass != MP_ASM_PASS_EMIT || SIGNED_FIT12(rel);
|
2013-10-05 19:36:05 -04:00
|
|
|
}
|
|
|
|
|
2013-11-03 08:58:19 -05:00
|
|
|
#define OP_BCC_N(cond, byte_offset) (0xd000 | ((cond) << 8) | (((byte_offset) >> 1) & 0x00ff))
|
|
|
|
|
2015-03-02 09:29:52 -05:00
|
|
|
// all these bit arithmetics need coverage testing!
|
|
|
|
#define OP_BCC_W_HI(cond, byte_offset) (0xf000 | ((cond) << 6) | (((byte_offset) >> 10) & 0x0400) | (((byte_offset) >> 14) & 0x003f))
|
|
|
|
#define OP_BCC_W_LO(byte_offset) (0x8000 | ((byte_offset) & 0x2000) | (((byte_offset) >> 1) & 0x0fff))
|
|
|
|
|
|
|
|
bool asm_thumb_bcc_nw_label(asm_thumb_t *as, int cond, uint label, bool wide) {
|
2014-09-29 05:05:32 -04:00
|
|
|
mp_uint_t dest = get_label_dest(as, label);
|
2016-11-27 17:24:50 -05:00
|
|
|
mp_int_t rel = dest - as->base.code_offset;
|
2013-10-05 18:17:28 -04:00
|
|
|
rel -= 4; // account for instruction prefetch, PC is 4 bytes ahead of this instruction
|
2015-03-02 09:29:52 -05:00
|
|
|
if (!wide) {
|
2015-03-02 12:51:32 -05:00
|
|
|
asm_thumb_op16(as, OP_BCC_N(cond, rel));
|
2016-11-27 17:24:50 -05:00
|
|
|
return as->base.pass != MP_ASM_PASS_EMIT || SIGNED_FIT9(rel);
|
2013-10-05 18:17:28 -04:00
|
|
|
} else {
|
2015-03-02 09:29:52 -05:00
|
|
|
asm_thumb_op32(as, OP_BCC_W_HI(cond, rel), OP_BCC_W_LO(rel));
|
|
|
|
return true;
|
2015-02-25 10:45:55 -05:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#define OP_BL_HI(byte_offset) (0xf000 | (((byte_offset) >> 12) & 0x07ff))
|
|
|
|
#define OP_BL_LO(byte_offset) (0xf800 | (((byte_offset) >> 1) & 0x07ff))
|
|
|
|
|
|
|
|
bool asm_thumb_bl_label(asm_thumb_t *as, uint label) {
|
|
|
|
mp_uint_t dest = get_label_dest(as, label);
|
2016-11-27 17:24:50 -05:00
|
|
|
mp_int_t rel = dest - as->base.code_offset;
|
2015-02-25 10:45:55 -05:00
|
|
|
rel -= 4; // account for instruction prefetch, PC is 4 bytes ahead of this instruction
|
2015-03-02 12:51:32 -05:00
|
|
|
asm_thumb_op32(as, OP_BL_HI(rel), OP_BL_LO(rel));
|
2016-11-27 17:24:50 -05:00
|
|
|
return as->base.pass != MP_ASM_PASS_EMIT || SIGNED_FIT23(rel);
|
2013-10-05 18:17:28 -04:00
|
|
|
}
|
|
|
|
|
2014-07-03 08:25:24 -04:00
|
|
|
void asm_thumb_mov_reg_i32(asm_thumb_t *as, uint reg_dest, mp_uint_t i32) {
|
2013-10-05 18:17:28 -04:00
|
|
|
// movw, movt does it in 8 bytes
|
|
|
|
// ldr [pc, #], dw does it in 6 bytes, but we might not reach to end of code for dw
|
|
|
|
|
2015-02-24 11:32:52 -05:00
|
|
|
asm_thumb_mov_reg_i16(as, ASM_THUMB_OP_MOVW, reg_dest, i32);
|
|
|
|
asm_thumb_mov_reg_i16(as, ASM_THUMB_OP_MOVT, reg_dest, i32 >> 16);
|
2013-10-05 18:17:28 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
void asm_thumb_mov_reg_i32_optimised(asm_thumb_t *as, uint reg_dest, int i32) {
|
|
|
|
if (reg_dest < 8 && UNSIGNED_FIT8(i32)) {
|
2014-04-12 19:30:32 -04:00
|
|
|
asm_thumb_mov_rlo_i8(as, reg_dest, i32);
|
2013-10-05 18:17:28 -04:00
|
|
|
} else if (UNSIGNED_FIT16(i32)) {
|
2015-02-24 11:32:52 -05:00
|
|
|
asm_thumb_mov_reg_i16(as, ASM_THUMB_OP_MOVW, reg_dest, i32);
|
2013-10-05 18:17:28 -04:00
|
|
|
} else {
|
|
|
|
asm_thumb_mov_reg_i32(as, reg_dest, i32);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-05-07 12:24:22 -04:00
|
|
|
// i32 is stored as a full word in the code, and aligned to machine-word boundary
|
|
|
|
// TODO this is very inefficient, improve it!
|
|
|
|
void asm_thumb_mov_reg_i32_aligned(asm_thumb_t *as, uint reg_dest, int i32) {
|
|
|
|
// align on machine-word + 2
|
2016-11-27 17:24:50 -05:00
|
|
|
if ((as->base.code_offset & 3) == 0) {
|
2014-05-07 12:24:22 -04:00
|
|
|
asm_thumb_op16(as, ASM_THUMB_OP_NOP);
|
|
|
|
}
|
2015-02-14 19:45:28 -05:00
|
|
|
// jump over the i32 value (instruction prefetch adds 2 to PC)
|
|
|
|
asm_thumb_op16(as, OP_B_N(2));
|
2014-05-07 12:24:22 -04:00
|
|
|
// store i32 on machine-word aligned boundary
|
2016-11-27 17:24:50 -05:00
|
|
|
mp_asm_base_data(&as->base, 4, i32);
|
2014-05-07 12:24:22 -04:00
|
|
|
// do the actual load of the i32 value
|
|
|
|
asm_thumb_mov_reg_i32_optimised(as, reg_dest, i32);
|
|
|
|
}
|
|
|
|
|
2013-10-04 14:53:11 -04:00
|
|
|
#define OP_STR_TO_SP_OFFSET(rlo_dest, word_offset) (0x9000 | ((rlo_dest) << 8) | ((word_offset) & 0x00ff))
|
|
|
|
#define OP_LDR_FROM_SP_OFFSET(rlo_dest, word_offset) (0x9800 | ((rlo_dest) << 8) | ((word_offset) & 0x00ff))
|
|
|
|
|
|
|
|
void asm_thumb_mov_local_reg(asm_thumb_t *as, int local_num, uint rlo_src) {
|
2014-09-29 11:25:04 -04:00
|
|
|
assert(rlo_src < ASM_THUMB_REG_R8);
|
2014-05-07 18:27:45 -04:00
|
|
|
int word_offset = local_num;
|
2016-11-27 17:24:50 -05:00
|
|
|
assert(as->base.pass < MP_ASM_PASS_EMIT || word_offset >= 0);
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_STR_TO_SP_OFFSET(rlo_src, word_offset));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
void asm_thumb_mov_reg_local(asm_thumb_t *as, uint rlo_dest, int local_num) {
|
2014-09-29 11:25:04 -04:00
|
|
|
assert(rlo_dest < ASM_THUMB_REG_R8);
|
2014-05-07 18:27:45 -04:00
|
|
|
int word_offset = local_num;
|
2016-11-27 17:24:50 -05:00
|
|
|
assert(as->base.pass < MP_ASM_PASS_EMIT || word_offset >= 0);
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_LDR_FROM_SP_OFFSET(rlo_dest, word_offset));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
|
2013-11-03 09:25:43 -05:00
|
|
|
#define OP_ADD_REG_SP_OFFSET(rlo_dest, word_offset) (0xa800 | ((rlo_dest) << 8) | ((word_offset) & 0x00ff))
|
|
|
|
|
|
|
|
void asm_thumb_mov_reg_local_addr(asm_thumb_t *as, uint rlo_dest, int local_num) {
|
2014-09-29 11:25:04 -04:00
|
|
|
assert(rlo_dest < ASM_THUMB_REG_R8);
|
2014-05-07 18:27:45 -04:00
|
|
|
int word_offset = local_num;
|
2016-11-27 17:24:50 -05:00
|
|
|
assert(as->base.pass < MP_ASM_PASS_EMIT || word_offset >= 0);
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_ADD_REG_SP_OFFSET(rlo_dest, word_offset));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
|
2018-08-15 23:45:24 -04:00
|
|
|
void asm_thumb_mov_reg_pcrel(asm_thumb_t *as, uint rlo_dest, uint label) {
|
|
|
|
mp_uint_t dest = get_label_dest(as, label);
|
|
|
|
mp_int_t rel = dest - as->base.code_offset;
|
|
|
|
rel -= 4 + 4; // adjust for mov_reg_i16 and then PC+4 prefetch of add_reg_reg
|
|
|
|
rel |= 1; // to stay in Thumb state when jumping to this address
|
|
|
|
asm_thumb_mov_reg_i16(as, ASM_THUMB_OP_MOVW, rlo_dest, rel); // 4 bytes
|
|
|
|
asm_thumb_add_reg_reg(as, rlo_dest, ASM_THUMB_REG_R15); // 2 bytes
|
|
|
|
}
|
|
|
|
|
2013-10-04 14:53:11 -04:00
|
|
|
// this could be wrong, because it should have a range of +/- 16MiB...
|
|
|
|
#define OP_BW_HI(byte_offset) (0xf000 | (((byte_offset) >> 12) & 0x07ff))
|
|
|
|
#define OP_BW_LO(byte_offset) (0xb800 | (((byte_offset) >> 1) & 0x07ff))
|
|
|
|
|
2014-04-10 09:11:31 -04:00
|
|
|
void asm_thumb_b_label(asm_thumb_t *as, uint label) {
|
2014-09-29 05:05:32 -04:00
|
|
|
mp_uint_t dest = get_label_dest(as, label);
|
2016-11-27 17:24:50 -05:00
|
|
|
mp_int_t rel = dest - as->base.code_offset;
|
2013-10-05 13:41:24 -04:00
|
|
|
rel -= 4; // account for instruction prefetch, PC is 4 bytes ahead of this instruction
|
2015-11-09 09:11:21 -05:00
|
|
|
if (dest != (mp_uint_t)-1 && rel <= -4) {
|
2013-10-05 13:41:24 -04:00
|
|
|
// is a backwards jump, so we know the size of the jump on the first pass
|
|
|
|
// calculate rel assuming 12 bit relative jump
|
|
|
|
if (SIGNED_FIT12(rel)) {
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_B_N(rel));
|
2013-10-04 14:53:11 -04:00
|
|
|
} else {
|
2013-10-05 13:41:24 -04:00
|
|
|
goto large_jump;
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
2013-10-05 13:41:24 -04:00
|
|
|
} else {
|
|
|
|
// is a forwards jump, so need to assume it's large
|
|
|
|
large_jump:
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op32(as, OP_BW_HI(rel), OP_BW_LO(rel));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-04-10 09:11:31 -04:00
|
|
|
void asm_thumb_bcc_label(asm_thumb_t *as, int cond, uint label) {
|
2014-09-29 05:05:32 -04:00
|
|
|
mp_uint_t dest = get_label_dest(as, label);
|
2016-11-27 17:24:50 -05:00
|
|
|
mp_int_t rel = dest - as->base.code_offset;
|
2013-10-05 13:41:24 -04:00
|
|
|
rel -= 4; // account for instruction prefetch, PC is 4 bytes ahead of this instruction
|
2015-11-09 09:11:21 -05:00
|
|
|
if (dest != (mp_uint_t)-1 && rel <= -4) {
|
2013-10-05 13:41:24 -04:00
|
|
|
// is a backwards jump, so we know the size of the jump on the first pass
|
2013-10-05 18:17:28 -04:00
|
|
|
// calculate rel assuming 9 bit relative jump
|
2013-10-05 13:41:24 -04:00
|
|
|
if (SIGNED_FIT9(rel)) {
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_BCC_N(cond, rel));
|
2013-10-04 14:53:11 -04:00
|
|
|
} else {
|
2013-10-05 13:41:24 -04:00
|
|
|
goto large_jump;
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
2013-10-05 13:41:24 -04:00
|
|
|
} else {
|
|
|
|
// is a forwards jump, so need to assume it's large
|
|
|
|
large_jump:
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op32(as, OP_BCC_W_HI(cond, rel), OP_BCC_W_LO(rel));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#define OP_BLX(reg) (0x4780 | ((reg) << 3))
|
2018-07-31 01:06:28 -04:00
|
|
|
#define OP_LDR_W_HI(reg_base) (0xf8d0 | (reg_base))
|
|
|
|
#define OP_LDR_W_LO(reg_dest, imm12) ((reg_dest) << 12 | (imm12))
|
2013-10-04 14:53:11 -04:00
|
|
|
#define OP_SVC(arg) (0xdf00 | (arg))
|
|
|
|
|
|
|
|
void asm_thumb_bl_ind(asm_thumb_t *as, void *fun_ptr, uint fun_id, uint reg_temp) {
|
|
|
|
/* TODO make this use less bytes
|
2014-09-29 11:25:04 -04:00
|
|
|
uint rlo_base = ASM_THUMB_REG_R3;
|
|
|
|
uint rlo_dest = ASM_THUMB_REG_R7;
|
2013-10-04 14:53:11 -04:00
|
|
|
uint word_offset = 4;
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, 0x0000);
|
|
|
|
asm_thumb_op16(as, 0x6800 | (word_offset << 6) | (rlo_base << 3) | rlo_dest); // ldr rlo_dest, [rlo_base, #offset]
|
2014-09-29 11:25:04 -04:00
|
|
|
asm_thumb_op16(as, 0x4780 | (ASM_THUMB_REG_R9 << 3)); // blx reg
|
2013-10-04 14:53:11 -04:00
|
|
|
*/
|
|
|
|
|
2014-08-16 17:31:57 -04:00
|
|
|
if (fun_id < 32) {
|
|
|
|
// load ptr to function from table, indexed by fun_id (must be in range 0-31); 4 bytes
|
2015-02-24 11:32:52 -05:00
|
|
|
asm_thumb_op16(as, ASM_THUMB_FORMAT_9_10_ENCODE(ASM_THUMB_FORMAT_9_LDR | ASM_THUMB_FORMAT_9_WORD_TRANSFER, reg_temp, ASM_THUMB_REG_R7, fun_id));
|
2014-04-18 11:56:54 -04:00
|
|
|
asm_thumb_op16(as, OP_BLX(reg_temp));
|
2013-10-04 14:53:11 -04:00
|
|
|
} else {
|
2018-07-31 01:06:28 -04:00
|
|
|
// load ptr to function from table, indexed by fun_id using wide load; 6 bytes
|
|
|
|
asm_thumb_op32(as, OP_LDR_W_HI(ASM_THUMB_REG_R7), OP_LDR_W_LO(reg_temp, fun_id << 2));
|
2014-08-16 17:31:57 -04:00
|
|
|
asm_thumb_op16(as, OP_BLX(reg_temp));
|
2013-10-04 14:53:11 -04:00
|
|
|
}
|
|
|
|
}
|
2014-01-04 08:55:24 -05:00
|
|
|
|
|
|
|
#endif // MICROPY_EMIT_THUMB || MICROPY_EMIT_INLINE_THUMB
|